

# GW2A series of FPGA Products

# **Data Sheet**

DS102-2.7.1E, 09/20/2023

# Copyright © 2023 Guangdong Gowin Semiconductor Corporation. All Rights Reserved.

GOWIN高云, Gowin, and GOWINSEMI are trademarks of Guangdong Gowin Semiconductor Corporation and are registered in China, the U.S. Patent and Trademark Office, and other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders. No part of this document may be reproduced or transmitted in any form or by any denotes, electronic, mechanical, photocopying, recording or otherwise, without the prior written consent of GOWINSEMI.

#### Disclaimer

GOWINSEMI assumes no liability and provides no warranty (either expressed or implied) and is not responsible for any damage incurred to your hardware, software, data, or property resulting from usage of the materials or intellectual property except as outlined in the GOWINSEMI Terms and Conditions of Sale. GOWINSEMI may make changes to this document at any time without prior notice. Anyone relying on this documentation should contact GOWINSEMI for the current documentation and errata.

## **Revision History**

| Date       | Version | Description                                                                                                                                                                                                                                                                                                                                           |  |  |
|------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 08/31/2016 | 1.00E   | Initial version published.                                                                                                                                                                                                                                                                                                                            |  |  |
| 06/01/2018 | 1.1E    | <ul> <li>Information about the multiplexing of the MODE pin added.</li> <li>PLL Structure diagram updated.</li> </ul>                                                                                                                                                                                                                                 |  |  |
| 08/29/2018 | 1.2E    | <ul> <li>MG196 PG256S added.</li> <li>Description of the state of GPIOs for blank chips added.</li> <li>QN88 information and GW2A-18 PLL list added.</li> </ul>                                                                                                                                                                                       |  |  |
| 04/02/2019 | 1.3E    | <ul> <li>Recommended Operating Conditions updated.</li> <li>Operating temperature changed to Junction temperature.</li> <li>The figure of part naming updated.</li> <li>The PG256C package added.</li> </ul>                                                                                                                                          |  |  |
| 04/12/2019 | 1.4E    | The EQ144 package added.                                                                                                                                                                                                                                                                                                                              |  |  |
| 07/02/2019 | 1.5E    | GW2A-55 UG324 added.                                                                                                                                                                                                                                                                                                                                  |  |  |
| 09/19/2019 | 1.6E    | <ul><li>GW2A-18 UG324 added.</li><li>Power supply ramp rates updated.</li></ul>                                                                                                                                                                                                                                                                       |  |  |
| 09/27/2019 | 1.7E    | Junction temperature of automotive operation updated.                                                                                                                                                                                                                                                                                                 |  |  |
| 10/12/2019 | 1.8E    | <ul><li>The package sizes of LQ144/EQ144 fixed.</li><li>Part naming examples optimized.</li></ul>                                                                                                                                                                                                                                                     |  |  |
| 11/12/2019 | 1.9E    | <ul> <li>The number of Maximum I/Os updated.</li> <li>Description of IODELAY updated.</li> </ul>                                                                                                                                                                                                                                                      |  |  |
| 12/13/2019 | 2.0E    | <ul><li>GW2A-18 PG256E added.</li><li>GW2A-55 UG324D added.</li></ul>                                                                                                                                                                                                                                                                                 |  |  |
| 03/09/2020 | 2.1E    | GW2A-18C and GW2A-55C added.                                                                                                                                                                                                                                                                                                                          |  |  |
| 04/16/2020 | 2.1.1E  | <ul> <li>I/O Information of GW2A-55 UG324 updated.</li> <li>CFU structure view updated.</li> <li>Note for "I/O Operating Conditions Recommended" added.</li> </ul>                                                                                                                                                                                    |  |  |
| 07/07/2020 | 2.1.2E  | <ul> <li>The recommended minimum value of V<sub>CCX</sub> revised.</li> <li>PLL switching characteristics updated.</li> <li>Description of package marking examples added.</li> </ul>                                                                                                                                                                 |  |  |
| 09/25/2020 | 2.2E    | GW2A-55 UG676 added.                                                                                                                                                                                                                                                                                                                                  |  |  |
| 05/25/2021 | 2.2.1E  | Electrical parameters optimized.                                                                                                                                                                                                                                                                                                                      |  |  |
| 07/16/2021 | 2.3E    | GW2A-18 UG484/PG256CF added.                                                                                                                                                                                                                                                                                                                          |  |  |
| 12/27/2021 | 2.3.1E  | <ul> <li>GW2A-18 PG256SF added.</li> <li>GW2A-55 UG324F added.</li> <li>Description of I/O logic optimized.</li> </ul>                                                                                                                                                                                                                                |  |  |
| 02/17/2022 | 2.3.2E  | Information on I/O standards optimized.                                                                                                                                                                                                                                                                                                               |  |  |
| 05/25/2022 | 2.3.3E  | <ul> <li>Recommended I/O operating conditions updated.</li> <li>Power supply ramp rates updated.</li> </ul>                                                                                                                                                                                                                                           |  |  |
| 09/05/2022 | 2.3.4E  | <ul> <li>The maximum value of the differential input threshold V<sub>THD</sub> updated.</li> <li>Note about DC current limit added.</li> <li>Table 3-3 Power Supply Ramp Rates updated.</li> <li>Table 3-8 DC Electrical Characteristics over Recommended Operating Conditions updated.</li> <li>Figure 2-1 Architecture Overview updated.</li> </ul> |  |  |
| 09/15/2022 | 2.4E    | <ul> <li>GW2A-55 UG484S added.</li> <li>Table 3-5 POR Parameters updated.</li> </ul>                                                                                                                                                                                                                                                                  |  |  |
| 10/28/2022 | 2.5E    | GW2A-18 PG484C added.                                                                                                                                                                                                                                                                                                                                 |  |  |
| 11/11/2022 | 2.5.1E  | Table 3-8 DC Electrical Characteristics over Recommended<br>Operating Conditions updated.                                                                                                                                                                                                                                                             |  |  |

| Date       | Version | Description                                                                                                                                                                                                                                                                                                                        |  |  |
|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|            |         | Section 3.4.4 Byte-enable removed.                                                                                                                                                                                                                                                                                                 |  |  |
| 01/12/2023 | 2.5.2E  | <ul> <li>Table 3-1 Absolute Max. Ratings updated.</li> <li>Table 1-3 Device-Package Combinations, Maximum User I/Os, and True LVDS Pairs updated.</li> <li>Table 3-8 DC Electrical Characteristics over Recommended Operating Conditions updated.</li> </ul>                                                                       |  |  |
| 03/16/2023 | 2.6E    | <ul> <li>GW2A-18 LQ144 removed.</li> <li>Information on Slew Rate removed.</li> <li>Table 3-3 Power Supply Ramp Rates updated.</li> <li>Note about the default state of GPIOs modified.</li> </ul>                                                                                                                                 |  |  |
| 05/11/2023 | 2.6.1E  | <ul> <li>2.4.2Memory Configuration Modes added.</li> <li>Table 3-17 External Switching Characteristics updated.</li> <li>Table 3-18 I/O Register Parameters Using Dedicated GCLK Input through GCLK Tree without PLL added.</li> </ul>                                                                                             |  |  |
| 05/25/2023 | 2.6.2E  | <ul> <li>Table 3-13 CFU Timing Parameters updated.</li> <li>Table 3-14 BSRAM Timing Parameters updated.</li> <li>Table 3-15 DSP Timing Parameters updated.</li> </ul>                                                                                                                                                              |  |  |
| 07/26/2023 | 2.6.3E  | <ul> <li>Table 1-3 Device-Package Combinations, Maximum User I/Os, and True LVDS Pairs updated, correcting the maximum numbers of user IOs of the GW2A-55 device in UG324, UG324F, and UG324D packages.</li> <li>Figure 4-3 Package Marking Examples updated.</li> <li>Note about the default state of GPIOs optimized.</li> </ul> |  |  |
| 08/18/2023 | 2.7E    | <ul> <li>The I/O logic output diagram and the I/O logic input diagram combined into Figure 2-5 I/O Logic Input and Output.</li> <li>Note for Table 3-8 DC Electrical Characteristics over Recommended Operating Conditions modified.</li> <li>Figure 4-3 Package Marking Examples updated.</li> <li>Editorial updates.</li> </ul>  |  |  |
| 09/20/2023 | 2.7.1E  | <ul> <li>Information on speed grade C9/I8 removed.</li> <li>Section 2.4.6 Power up Conditions removed.</li> <li>Table 3-18 I/O Register Parameters Using Dedicated GC Input through GCLK Tree without PLL corrected.</li> </ul>                                                                                                    |  |  |

## **Contents**

| Contents                                         |     |
|--------------------------------------------------|-----|
| List of Figures                                  | iii |
| List of Tables                                   | iv  |
| 1 General Description                            | 1   |
| 1.1 Features                                     | 1   |
| 1.2 Product Resources                            | 2   |
| 2 Architecture                                   | 4   |
| 2.1 Architecture Overview                        | 4   |
| 2.2 Configurable Function Units                  | 6   |
| 2.3 Input/Output Blocks                          | 7   |
| 2.3.1 I/O Standards                              | 7   |
| 2.3.2 I/O Logic                                  | 12  |
| 2.3.3 I/O Logic Modes                            | 14  |
| 2.4 Block SRAM                                   | 14  |
| 2.4.1 Introduction                               | 14  |
| 2.4.2 Memory Configuration Modes                 | 15  |
| 2.4.3 Mixed Data Width Configuration             | 16  |
| 2.4.4 Parity Bit                                 | 17  |
| 2.4.5 Synchronous Operation                      | 17  |
| 2.4.6 BSRAM Operation Modes                      | 17  |
| 2.4.7 Clock Mode                                 | 19  |
| 2.5 Digital Signal Processing                    | 20  |
| 2.5.1 Macro                                      | 20  |
| 2.5.2 DSP Operation Modes                        | 21  |
| 2.6 Clocks                                       | 22  |
| 2.6.1 Global Clocks                              | 22  |
| 2.6.2 High-speed Clocks                          | 22  |
| 2.6.3 PLLs                                       |     |
| 2.6.4 DDR Memory Interface Clock Management(DQS) |     |
| 2.7 Long Wires                                   | 24  |
| 2.8 Global Set/Reset                             | 24  |

| 2.9 Programming & Configuration                                           | 24 |
|---------------------------------------------------------------------------|----|
| 2.10 On-chip Oscillator                                                   | 25 |
| 3 AC/DC Characteristics                                                   | 26 |
| 3.1 Operating Conditions                                                  | 26 |
| 3.1.1 Absolute Max. Ratings                                               | 26 |
| 3.1.2 Recommended Operating Conditions                                    | 26 |
| 3.1.3 Power Supply Ramp Rates                                             | 27 |
| 3.1.4 Hot Socketing Specifications                                        | 27 |
| 3.1.5 POR Specifications                                                  | 28 |
| 3.2 ESD performance                                                       | 28 |
| 3.3 DC Characteristics                                                    | 29 |
| 3.3.1 DC Electrical Characteristics over Recommended Operating Conditions | 29 |
| 3.3.2 Static Current                                                      | 31 |
| 3.3.3 Recommended I/O Operating Conditions                                | 31 |
| 3.3.4 Single-ended I/O DC Characteristics                                 | 32 |
| 3.3.5 Differential I/O DC Characteristics                                 | 33 |
| 3.4 Switching Characteristics                                             | 34 |
| 3.4.1 CFU Switching Characteristics                                       | 34 |
| 3.4.2 BSRAM Switching Characteristics                                     | 35 |
| 3.4.3 DSP Switching Characteristics                                       | 35 |
| 3.4.4 Gearbox Switching Characteristics                                   | 35 |
| 3.4.5 Clock and I/O Switching Characteristics                             | 35 |
| 3.4.6 On-chip Oscillator Switching Characteristics                        | 36 |
| 3.4.7 PLL Switching Characteristics                                       | 37 |
| 3.5 Configuration Interface Timing Specification                          | 37 |
| 4 Ordering Information                                                    | 38 |
| 4.1 Part Naming                                                           | 38 |
| 4.2 Package Markings                                                      | 39 |
| 5 About This Guide                                                        | 41 |
| 5.1 Purpose                                                               |    |
| 5.2 Related Documents                                                     |    |
| 5.3 Terminology and Abbreviations                                         | 42 |
| 5.4 Support and Feedback                                                  |    |

# **List of Figures**

| Figure 2-1 Architecture Overview                                                      | 4  |
|---------------------------------------------------------------------------------------|----|
| Figure 2-2 CFU Structure View                                                         | 6  |
| Figure 2-3 IOB Structure View                                                         | 7  |
| Figure 2-4 I/O Bank Distribution View of GW2A                                         | 8  |
| Figure 2-5 I/O Logic Input and Output                                                 | 12 |
| Figure 2-6 IODELAY Diagram                                                            | 13 |
| Figure 2-7 I/O Register Diagram                                                       | 13 |
| Figure 2-8 IEM Diagram                                                                | 14 |
| Figure 2-9 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode | 18 |
| Figure 2-10 Independent Clock Mode                                                    | 19 |
| Figure 2-11 Read/Write Clock Mode                                                     | 20 |
| Figure 2-12 Single Port Clock Mode                                                    | 20 |
| Figure2-13 GW2A Clock Resources                                                       | 22 |
| Figure 2-14 GW2A HCLK Distribution                                                    | 23 |
| Figure 4-1 Part Naming – ES                                                           | 38 |
| Figure 4-2 Part Naming – Production                                                   | 39 |
| Figure 4-3 Package Marking Examples                                                   | 40 |

DS102-2.7.1E iii

# **List of Tables**

| Table 1-1 Product Resources                                                                 | 2    |
|---------------------------------------------------------------------------------------------|------|
| Table 1-2 GW2A-18 PLL List                                                                  | 2    |
| Table 1-3 Device-Package Combinations, Maximum User I/Os, and True LVDS Pairs               | 3    |
| Table2-1 Output I/O Standards and Configuration Options                                     | 8    |
| Table 2-2 Input I/O Standards and Configuration Options supported by GW2A                   | 10   |
| Table 2-3 Port Description                                                                  | .12  |
| Table 2-4 Memory Size Configuration                                                         | 15   |
| Table 2-5 Dual Port Mixed Read/Write Data Width Configuration                               | 16   |
| Table 2-6Semi-dual Port Mixed Read/Write Data Width Configuration                           | . 17 |
| Table 2-7 Clock Modes in Different BSRAM Modes                                              | 19   |
| Table 2-8 Output Frequency Options of the On-chip Oscillator                                | 25   |
| Table 3-1 Absolute Max. Ratings                                                             | 26   |
| Table 3-2 Recommended Operating Conditions                                                  | 26   |
| Table 3-3 Power Supply Ramp Rates                                                           | 27   |
| Table 3-4 Hot Socketing Specifications                                                      | 27   |
| Table 3-5 POR Parameters                                                                    | 28   |
| Table 3-6 GW2A ESD - HBM                                                                    | 28   |
| Table 3-7 GW2A ESD - CDM                                                                    | 29   |
| Table 3-8 DC Electrical Characteristics over Recommended Operating Conditions               | 29   |
| Table 3-9 Static Current                                                                    | 31   |
| Table 3-10 Recommended I/O Operating Conditions                                             | 31   |
| Table 3-11 Single-ended I/O DC Characteristics                                              | 32   |
| Table 3-12 Differential I/O DC Characteristics                                              | 33   |
| Table 3-13 CFU Timing Parameters                                                            | 34   |
| Table 3-14 BSRAM Timing Parameters                                                          | 35   |
| Table 3-15 DSP Timing Parameters                                                            | 35   |
| Table 3-16 Gearbox Timing Parameters                                                        | 35   |
| Table 3-17 External Switching Characteristics                                               | 35   |
| Table 3-18 I/O Register Parameters Using Dedicated GCLK Input through GCLK Tree without PLI | ∟ 36 |
| Table 3-19 On-chip Oscillator Switching Characteristics                                     | 36   |
| Table 3-20 PLL Switching Characteristics                                                    | 37   |
| Table 5-1 Terminology and Abbreviations                                                     | 42   |
|                                                                                             |      |

1 General Description 1.1 Features

# 1 General Description

The GW2A series of FPGA products are the first generation products of the Arora family. They offer a range of comprehensive features and rich internal resources like high-performance DSP resources, high-speed LVDS interfaces, and abundant BSRAM memory resources. These embedded resources combined with a streamlined FPGA architecture and 55nm process make the GW2A series of FPGA products suitable for high-speed and low-cost applications.

GOWINSEMI provides a new generation of FPGA hardware development environment that supports FPGA synthesis, placement & routing, bitstream generation and download, etc.

### 1.1 Features

- Lower power consumption
  - 55nm SRAM process
  - Core voltage: 1.0V
  - Supports dynamically turning on/off the clock
- Multiple I/O standards
  - LVCMOS33/25/18/15/12;
     LVTTL33,SSTL33/25/18 I, II,
     SSTL15; HSTL18 I, II, HSTL15
     I; PCI, LVDS25, RSDS,
     LVDS25E, BLVDSE, MLVDSE,
     LVPECLE, RSDSE
  - Input hysteresis options
  - Drive strength options
  - Individual Bus Keeper, Pullup/Pull-down, and Open Drain options
  - Hot socketing
- High-performance DSP blocks
  - High-performance digital signal processing
  - Supports 9 x 9,18 x 18,36 x 36

- bit multipliers and 54-bit accumulators
- Supports cascading of multipliers
- Supports pipeline mode and bypass mode
- Pre-addition operation for the filter function
- Supports barrel shifters
- Abundant basic logic cells
  - 4-input LUTs (LUT4s)
  - Supports shift registers and shadow SRAMs
- Block SRAMs with multiple modes
  - Supports Dual Port mode, Single Port mode, and Semi-Dual Port mode
- Flexible PLLs
  - Frequency adjustment (multiplication and division) and phase adjustment
  - Supports global clocks
- Configuration
  - JTAG configuration

DS102-2.7.1E 1(44)

1 General Description 1.2 Product Resources

- Four GowinCONFIG configuration modes: SSPI, MSPI, CPU, SERIAL
- Supports programming the SPI Flash directly in JTAG and SSPI modes; For other modes, you

- can program the SPI Flash using an IP
- Supports bitstream file encryption and security bit settings

## 1.2 Product Resources

**Table 1-1 Product Resources** 

| Device                             | GW2A-18 | GW2A-55 |
|------------------------------------|---------|---------|
| LUT4s                              | 20,736  | 54,720  |
| Flip-Flops (FFs)                   | 15,552  | 41,040  |
| Shadow SRAM(SSRAM) Capacity (bits) | 41,472  | 109,440 |
| Block SRAM(BSRAM) Capacity(bits)   | 828K    | 2,520K  |
| Number of BSRAMs                   | 46      | 140     |
| Multipliers(18 x 18 Multipliers)   | 48      | 40      |
| Maximum PLLs[1]                    | 4       | 6       |
| I/O Banks                          | 8       | 8       |
| Maximum GPIOs                      | 384     | 608     |
| Core voltage                       | 1.0V    | 1.0V    |

#### Note!

[1] Different packages support different numbers of PLLs. Up to six PLLs can be supported.

Table 1-2 GW2A-18 PLL List

| Package                                                        | Device  | Available PLLs          |
|----------------------------------------------------------------|---------|-------------------------|
| EQ144                                                          | GW2A-18 | PLLL0/PLLL1/PLLR0/PLLR1 |
| MG196                                                          | GW2A-18 | PLLL0/PLLL1/PLLR0/PLLR1 |
| QN88                                                           | GW2A-18 | PLLL1/PLLR1             |
| PG256/<br>PG256S/<br>PG256C/<br>PG256CF/<br>PG256E/<br>PG256SF | GW2A-18 | PLLL0/PLLL1/PLLR0/PLLR1 |
| PG484/<br>PG484C                                               | GW2A-18 | PLLL0/PLLL1/PLLR0/PLLR1 |
| UG324                                                          | GW2A-18 | PLLL0/PLLL1/PLLR0/PLLR1 |
| UG484                                                          | GW2A-18 | PLLL0/PLLL1/PLLR0/PLLR1 |

DS102-2.7.1E 2(44)

1 General Description 1.2 Product Resources

Table 1-3 Device-Package Combinations, Maximum User I/Os, and True LVDS Pairs

| Package | Pitch (mm) | Size (mm) | E-pad Size (mm) | GW2A-18  | GW2A-55  |
|---------|------------|-----------|-----------------|----------|----------|
| QN88    | 0.4        | 10 x10    | 6.74 x 6.74     | 66 (22)  | _        |
| EQ144   | 0.5        | 20 x 20   | 9.74 x 9.74     | 119 (34) | _        |
| MG196   | 0.5        | 8 x 8     | _               | 114 (39) | _        |
| PG256   | 1.0        | 17 x 17   | _               | 207 (73) | _        |
| PG256S  | 1.0        | 17 x 17   | _               | 192 (72) | _        |
| PG256SF | 1.0        | 17 x 17   | _               | 192 (71) | _        |
| PG256C  | 1.0        | 17 x 17   | _               | 190 (64) | _        |
| PG256CF | 1.0        | 17 x 17   | _               | 190 (65) | _        |
| PG256E  | 1.0        | 17 x 17   | _               | 162 (29) | _        |
| PG484   | 1.0        | 23 x 23   | _               | 319 (78) | 319 (76) |
| PG484C  | 1.0        | 23 x 23   | _               | 355 (89) | _        |
| PG1156  | 1.0        | 35 x 35   | _               | _        | 607 (97) |
| UG324   | 0.8        | 15 x 15   | _               | 239 (90) | 239 (86) |
| UG324F  | 0.8        | 15 x 15   | _               | -        | 239 (86) |
| UG324D  | 0.8        | 15 x 15   | _               | _        | 239 (71) |
| UG484   | 0.8        | 19 x 19   | _               | 379 (94) | _        |
| UG484S  | 0.8        | 19 x 19   | _               | _        | 344 (91) |
| UG676   | 0.8        | 21 x 21   | _               | _        | 525 (97) |

#### Note!

- The package types in this manual are referred to by abbreviations, see <u>4.1 Part Naming</u> for more information.
- JTAGSEL\_N and JTAG pins cannot be used as GPIOs simultaneously. The number
  of maximum user I/Os noted in this table is referred to when the four JTAG pins
  (TCK, TDI, TDO, and TMS) are used as GPIOs. See <u>UG111, GW2A series of FPGA</u>
  <u>Products Package and Pinout</u> for more details.
- The speed of the JTAG pins multiplexed as GPIOs is less than 40MHz.

DS102-2.7.1E 3(44)

2 Architecture 2.1 Architecture Overview

# 2 Architecture

### 2.1 Architecture Overview

IOB IOB IOB IOB IOB IOB IOB IOB CFU CFU CFU CFU CFU CFU I/OBank0 & I/OBank1 CFU IOB CFU CFU CFU CFU CFU CFU CFU PLL Block SRAM PLL IOB I/OBAnk6 & IOBank7 **Block SRAM** PLL /OBank2 CFU DSP CLU CLU CLU CLU CLU CLU IOB CLU IOBan PLL Block SRAM PLL DSP IOB CFU PLL 줎 PLL Block SRAM OSC CFU CFU CFU CFU CFU CFU IOB CFU CFU Block SRAM PLL IOB I/OBank4 & I/OBank5 CFU CFU CFU CFU osc IOB

Figure 2-1 Architecture Overview

Figure 2-1 shows an overview of the architecture of the GW2A series of FPGA products, see Table 1-1 for more information. The core of the FPGA is an array of logic cells surrounded by IO blocks. Besides, BSRAMs, DSP blocks, PLLs, and an on-chip oscillator are provided.

The Configurable Function Unit (CFU) and the Configurable Logic Unit (CLU) are the two kinds of basic logic blocks that form the core of Gowin FPGAs. Devices with different capacities have different numbers of rows and columns of CFUs/CLUs. For more information, see <a href="2.2Configurable-Function Units">2.2Configurable Function Units</a>.

The I/O resources in the GW2A series of FPGA products are arranged

DS102-2.7.1E 4(44)

2 Architecture 2.1 Architecture Overview

around the periphery of the devices in groups referred to as banks, which are divided into eight banks, including Bank0 - Bank7. The I/O resources support multiple I/O standards and can be used for regular mode, SDR mode, generic DDR mode, and DDR\_MEM mode. For more information, see 2.3 Input/Output Blocks.

BSRAMs are embedded as a row in the GW2A series of FPGA products. Each BSRAM occupies 3 CFU locations. Each BSRAM has a capacity of 18Kbits and supports multiple configuration modes and operation modes. For more information, see <u>2.4 Block SRAM</u>.

The GW2A series of FPGA products provide DSP blocks. DSP blocks are embedded as a row in the GW2A series of FPGA products. Each DSP block occupies 9 CFU locations. Each DSP block contains two macros, and each macro contains two pre-adders, two 18 x 18 bit multipliers, and one three-input ALU. For more information, see <u>2.5 Digital Signal</u> Processing.

The GW2A series of FPGA products have embedded PLL resources. PLL blocks provide the ability to synthesize clock frequencies. Frequency adjustment (multiplication and division), phase adjustment, and duty cycle adjustment can be realized by the configuration of parameters. These FPGAs have an embedded programmable on-chip clock oscillator that supports clock frequencies ranging from 2.5 MHz to 105MHz, providing clocking resources for the MSPI mode. For more information, see 2.10 On-chip Oscillator.

There are also abundant Configurable Routing Units (CRUs) that interconnect all the resources within the FPGA. For example, routing resources distributed in CFUs and IOBs interconnect resources in them. Routing resources can be automatically generated by the Gowin software. In addition, the GW2A series of FPGA products also provide abundant dedicated clock resources, long wires (LWs), global set/reset (GSR) resources, programming options, etc. For more details, see <a href="2.5.2 DSP">2.5.2 DSP</a> Operation Modes, <a href="2.7">2.7</a> Long Wires, and <a href="2.8">2.8</a> Global Set/Reset.

DS102-2.7.1E 5(44)

## 2.2 Configurable Function Units

Configurable Function Units (CFUs) and/or Configurable Logic Units (CLUs) are the basic cells for the core of GOWINSEMI FPGA Products. Each basic cell consists of four Configurable Logic Sections (CLSs) and their routing resource Configurable Routing Units (CRUs). Each of the three CLSs contains two 4-input LUTs and two registers, and the other one only contains two 4-input LUTs, as shown in Figure 2-2.

The CLSs in the CLUs cannot be configured as SRAMs, but can be configured as basic LUTs, ALUs, and ROMs. The CLSs in the CFUs can be configured as basic LUTs, ALUs, SRAMs, and ROMs according to application scenarios.

For more information on the CFUs, see <u>UG288</u>, <u>Gowin Configurable</u> Function Unit (CFU) User Guide.

Figure 2-2 CFU Structure View



#### Note!

The SREGs need special patch support. Please contact Gowin's technical support or local office for this patch.

DS102-2.7.1E 6(44)

## 2.3 Input/Output Blocks

The Input/Output Block (IOB) in the GW2A series of FPGA products consists a buffer pair, IO logic, and corresponding routing units. As shown below, each IOB connects to two pins (marked as A and B), which can be used as a differential pair or as two single-ended inputs/outputs.

**Differential Pair Differential Pair** "True" "True" "Comp" "Comp" PAD A PAD B PAD A PAD B Buffer Pair A & B Buffer Pair A & B DO 8 00  $\Box$ O O  $\Box$ □  $\Box$ IO Logic IO Logic IO Logic IO Logic В Output Routing Routing

Figure 2-3 IOB Structure View

The features of the IOB include:

- V<sub>CCIO</sub> supplied with each bank
- LVCMOS, PCI, LVTTL, LVDS, SSTL, HSTL, etc.
- Input hysteresis options
- Drive strength options
- Individual Bus Keeper, Pull-up/Pull-down, and Open Drain options
- Hot socketing
- IO logic supports basic mode, SDR mode, DDR mode, etc.
   2.3.1 2.3.3 describe I/O standards, I/O logic, and I/O logic modes.
   For more information about the IOB, please refer to <u>UG289,Gowin</u> Programmable IO (GPIO) User Guide.

## 2.3.1 I/O Standards

There are eight I/O Banks in the GW2A series of FPGA products, as shown in Figure 2-4. Each Bank has its own I/O power supply  $V_{\text{CCIO}}$ .  $V_{\text{CCIO}}$  can be 3.3V, 2.5V, 1.8V, 1.5V, or 1.2V. To support SSTL, HSTL, etc., each bank also has one independent voltage source ( $V_{\text{REF}}$ ) as the reference voltage. You can choose to use the internal  $V_{\text{REF}}$  (0.5 x  $V_{\text{CCIO}}$ ) or the external  $V_{\text{REF}}$  input via any IO from the bank.  $V_{\text{CCX}}$  supports 2.7V and 3.3V.

DS102-2.7.1E 7(44)

Figure 2-4 I/O Bank Distribution View of GW2A



Different banks in the GW2A series of FPGA Products support different on-die termination settings, including single-ended resistors and differential resistors. Single-ended resistors are set for SSTL/HSTL input/output and are supported in Bank2/3/6/7. Differential resistors are set for LVDS input and are only supported in Bank 0/1, see <u>UG289</u>, <u>Gowin Programmable IO User Guide</u> for more details.

#### Note!

During configuration, all GPIOs of the device are high-impedance with internal weak pullups. After the configuration is complete, the I/O states are controlled by user programs and constraints. The states of configuration-related I/Os differ depending on the configuration mode.

For the  $V_{\text{CCIO}}$  requirements of different I/O standards, see Table2-1 and Table 2-2.

Table2-1 Output I/O Standards and Configuration Options

| I/O standard (output) | Single-<br>ended/Differenti<br>al | Bank Vccio(V) | Drive Strength (mA) | Typical Applications |
|-----------------------|-----------------------------------|---------------|---------------------|----------------------|
| LVTTL33               | Single-ended                      | 3.3           | 4,8,12,16,24        | Universal interface  |
| LVCMOS33              | Single-ended                      | 3.3           | 4,8,12,16,24        | Universal interface  |
| LVCMOS25              | Single-ended                      | 2.5           | 4,8,12,16           | Universal interface  |
| LVCMOS18              | Single-ended                      | 1.8           | 4,8,12              | Universal interface  |
| LVCMOS15              | Single-ended                      | 1.5           | 4,8                 | Universal interface  |
| LVCMOS12              | Single-ended                      | 1.2           | 4,8                 | Universal interface  |
| SSTL25_I              | Single-ended                      | 2.5           | 8                   | Memory interface     |
| SSTL25_II             | Single-ended                      | 2.5           | 8                   | Memory interface     |
| SSTL33_I              | Single-ended                      | 3.3           | 8                   | Memory interface     |
| SSTL33_II             | Single-ended                      | 3.3           | 8                   | Memory interface     |
| SSTL18_I              | Single-ended                      | 1.8           | 8                   | Memory interface     |
| SSTL18_II             | Single-ended                      | 1.8           | 8                   | Memory interface     |
| SSTL15                | Single-ended                      | 1.5           | 8                   | Memory interface     |

DS102-2.7.1E 8(44)

| I/O standard (output) | Single-<br>ended/Differenti | Bank Vccio(V) | Drive Strength (mA) | Typical Applications                                    |
|-----------------------|-----------------------------|---------------|---------------------|---------------------------------------------------------|
| HSTL18 I              | Single-ended                | 1.8           | 8                   | Memory interface                                        |
| HSTL18_II             | Single-ended                | 1.8           | 8                   | Memory interface                                        |
| HSTL15_I              | Single-ended                | 1.5           | 8                   | Memory interface                                        |
| PCI33                 | Single-ended                | 3.3           | N/A                 | PC and embedded                                         |
| LVPECL33E             | Differential                | 3.3           | 16                  | system High-speed data transmission                     |
| MLVDS25E              | Differential                | 2.5           | 16                  | LCD timing driver interface and column driver interface |
| BLVDS25E              | Differential                | 2.5           | 16                  | Multi-point high-<br>speed data<br>transmission         |
| RSDS25E               | Differential                | 2.5           | 8                   | High-speed point-<br>to-point data<br>transmission      |
| LVDS25E               | Differential                | 2.5           | 8                   | High-speed point-<br>to-point data<br>transmission      |
| LVDS25                | Differential(TLV<br>DS)     | 2.5/3.3       | 3.5/2.5/2/1.25      | High-speed point-<br>to-point data<br>transmission      |
| RSDS                  | Differential(TLV<br>DS)     | 2.5/3.3       | 2                   | High-speed point-<br>to-point data<br>transmission      |
| MINILVDS              | Differential(TLV<br>DS)     | 2.5/3.3       | 2                   | LCD timing driver interface and column driver interface |
| PPLVDS                | Differential(TLV DS)        | 2.5/3.3       | 3.5                 | LCD row/column driver                                   |
| SSTL15D               | Differential                | 1.5           | 8                   | Memory interface                                        |
| SSTL25D_I             | Differential                | 2.5           | 8                   | Memory interface                                        |
| SSTL25D_II            | Differential                | 2.5           | 8                   | Memory interface                                        |
| SSTL33D_I             | Differential                | 3.3           | 8                   | Memory interface                                        |
| SSTL33D_II            | Differential                | 3.3           | 8                   | Memory interface                                        |
| SSTL18D_I             | Differential                | 1.8           | 8                   | Memory interface                                        |
| SSTL18D_II            | Differential                | 1.8           | 8                   | Memory interface                                        |
| HSTL18D_I             | Differential                | 1.8           | 8                   | Memory interface                                        |
| HSTL18D_II            | Differential                | 1.8           | 8                   | Memory interface                                        |
| HSTL15D_I             | Differential                | 1.5           | 8                   | Memory interface                                        |
| LVCMOS12D             | Differential                | 1.2           | 8/4                 | Universal interface                                     |
| LVCMOS15D             | Differential                | 1.5           | 8/4                 | Universal interface                                     |
| LVCMOS18D             | Differential                | 1.8           | 8/12/4              | Universal interface                                     |
| LVCMOS25D             | Differential                | 2.5           | 8/16/12/4           | Universal interface                                     |

DS102-2.7.1E 9(44)

| I/O standard<br>(output) | Single-<br>ended/Differenti<br>al | Bank Vccio(V) | Drive Strength (mA) | Typical Applications |
|--------------------------|-----------------------------------|---------------|---------------------|----------------------|
| LVCMOS33D                | Differential                      | 3.3           | 8/24/16/12/4        | Universal interface  |

Table 2-2 Input I/O Standards and Configuration Options supported by GW2A

| I/O standard (input) | Single-<br>ended/Diff<br>erential | Bank Vccio(V)       | Supports Hysteresis Options? | Needs V <sub>REF</sub> ? |
|----------------------|-----------------------------------|---------------------|------------------------------|--------------------------|
| LVTTL33              | Single-<br>ended                  | 1.2/1.5/1.8/2.5/3.3 | Yes                          | No                       |
| LVCMOS33             | Single-<br>ended                  | 1.2/1.5/1.8/2.5/3.3 | Yes                          | No                       |
| LVCMOS25             | Single-<br>ended                  | 1.2/1.5/1.8/2.5/3.3 | Yes                          | No                       |
| LVCMOS18             | Single-<br>ended                  | 1.2/1.5/1.8/2.5/3.3 | Yes                          | No                       |
| LVCMOS15             | Single-<br>ended                  | 1.2/1.5/1.8/2.5/3.3 | Yes                          | No                       |
| LVCMOS12             | Single-<br>ended                  | 1.2/1.5/1.8/2.5/3.3 | Yes                          | No                       |
| SSTL15               | Single-<br>ended                  | 1.5/1.8/2.5/3.3     | No                           | Yes                      |
| SSTL25_I             | Single-<br>ended                  | 2.5/3.3             | No                           | Yes                      |
| SSTL25_II            | Single-<br>ended                  | 2.5/3.3             | No                           | Yes                      |
| SSTL33_I             | Single-<br>ended                  | 3.3                 | No                           | Yes                      |
| SSTL33_II            | Single-<br>ended                  | 3.3                 | No                           | Yes                      |
| SSTL18_I             | Single-<br>ended                  | 1.8/2.5/3.3         | No                           | Yes                      |
| SSTL18_II            | Single-<br>ended                  | 1.8/2.5/3.3         | No                           | Yes                      |
| HSTL18_I             | Single-<br>ended                  | 1.8/2.5/3.3         | No                           | Yes                      |
| HSTL18_II            | Single-<br>ended                  | 1.8/2.5/3.3         | No                           | Yes                      |
| HSTL15_I             | Single-<br>ended                  | 1.5/1.8/2.5/3.3     | No                           | Yes                      |
| PCI33                | Single-<br>ended                  | 3.3                 | Yes                          | No                       |
| LVCMOS33OD25         | Single-<br>ended                  | 2.5                 | No                           | No                       |
| LVCMOS330D18         | Single-<br>ended                  | 1.8                 | No                           | No                       |
| LVCMOS33OD15         | Single-<br>ended                  | 1.5                 | No                           | No                       |
| LVCMOS25OD18         | Single-<br>ended                  | 1.8                 | No                           | No                       |
| LVCMOS250D15         | Single-<br>ended                  | 1.5                 | No                           | No                       |
| LVCMOS18OD15         | Single-<br>ended                  | 1.5                 | No                           | No                       |

DS102-2.7.1E 10(44)

2.3 Input/Output Blocks

| I/O standard (input) | Single-<br>ended/Diff<br>erential | Bank Vccio(V)       | Supports Hysteresis Options? | Needs V <sub>REF</sub> ? |
|----------------------|-----------------------------------|---------------------|------------------------------|--------------------------|
| LVCMOS15OD12         | Single-<br>ended                  | 1.2                 | No                           | No                       |
| LVCMOS25UD33         | Single-<br>ended                  | 3.3                 | No                           | No                       |
| LVCMOS18UD25         | Single-<br>ended                  | 2.5                 | No                           | No                       |
| LVCMOS18UD33         | Single-<br>ended                  | 3.3                 | No                           | No                       |
| LVCMOS15UD18         | Single-<br>ended                  | 1.8                 | No                           | No                       |
| LVCMOS15UD25         | Single-<br>ended                  | 2.5                 | No                           | No                       |
| LVCMOS15UD33         | Single-<br>ended                  | 3.3                 | No                           | No                       |
| LVCMOS12UD15         | Single-<br>ended                  | 1.5                 | No                           | No                       |
| LVCMOS12UD18         | Single-<br>ended                  | 1.8                 | No                           | No                       |
| LVCMOS12UD25         | Single-<br>ended                  | 2.5                 | No                           | No                       |
| LVCMOS12UD33         | Single-<br>ended                  | 3.3                 | No                           | No                       |
| LVDS25               | Differential                      | 2.5/3.3             | No                           | No                       |
| RSDS                 | Differential                      | 2.5/3.3             | No                           | No                       |
| MINILVDS             | Differential                      | 2.5/3.3             | No                           | No                       |
| PPLVDS               | Differential                      | 2.5/3.3             | No                           | No                       |
| LVDS25E              | Differential                      | 2.5/3.3             | No                           | No                       |
| MLVDS25E             | Differential                      | 2.5/3.3             | No                           | No                       |
| BLVDS25E             | Differential                      | 2.5/3.3             | No                           | No                       |
| RSDS25E              | Differential                      | 2.5/3.3             | No                           | No                       |
| LVPECL33E            | Differential                      | 3.3                 | No                           | No                       |
| SSTL15D              | Differential                      | 1.5/1.8/2.5/3.3     | No                           | No                       |
| SSTL25D_I            | Differential                      | 2.5/3.3             | No                           | No                       |
| SSTL25D_II           | Differential                      | 2.5/3.3             | No                           | No                       |
| SSTL33D_I            | Differential                      | 3.3                 | No                           | No                       |
| SSTL33D_II           | Differential                      | 3.3                 | No                           | No                       |
| SSTL18D_I            | Differential                      | 1.8/2.5/3.3         | No                           | No                       |
| SSTL18D_II           | Differential                      | 1.8/2.5/3.3         | No                           | No                       |
| HSTL18D_I            | Differential                      | 1.8/2.5/3.3         | No                           | No                       |
| HSTL18D_II           | Differential                      | 1.8/2.5/3.3         | No                           | No                       |
| HSTL15D_I            | Differential                      | 1.5/1.8/2.5/3.3     | No                           | No                       |
| LVCMOS12D            | Differential                      | 1.2/1.5/1.8/2.5/3.3 | No                           | No                       |
| LVCMOS15D            | Differential                      | 1.5/1.8/2.5/3.3     | No                           | No                       |
| LVCMOS18D            | Differential                      | 1.8/2.5/3.3         | No                           | No                       |

DS102-2.7.1E 11(44)

| I/O standard (input) | Single-<br>ended/Diff<br>erential | Bank Vccio(V) | Supports Hysteresis Options? | Needs V <sub>REF</sub> ? |
|----------------------|-----------------------------------|---------------|------------------------------|--------------------------|
| LVCMOS25D            | Differential                      | 2.5/3.3       | No                           | No                       |
| LVCMOS33D            | Differential                      | 3.3           | No                           | No                       |

## 2.3.2 I/O Logic

Figure 2-5 shows the I/O logic input and output of the GW2A series of FPGA products.

Figure 2-5 I/O Logic Input and Output



**Table 2-3 Port Description** 

| Port                | I/O    | Description                                                                                                               |
|---------------------|--------|---------------------------------------------------------------------------------------------------------------------------|
| CI <sup>[1]</sup>   | Input  | GCLK input signal. For the number of GCLK input signals, please refer to UG110, GW2A-18 Pinout and UG113, GW2A-55 Pinout. |
| DI                  | Input  | IO port low-speed input signal input into the fabric directly.                                                            |
| Q                   | Output | IREG output signal in the SDR module.                                                                                     |
| Q0-Q <sub>n-1</sub> | Output | IDES output signal in the DDR module.                                                                                     |

DS102-2.7.1E 12(44)

#### Note!

When CI is used as GCLK input, DI, Q, and Q0-Qn-1 cannot be used as I/O input and output.

Descriptions of the I/O logic modules of the GW2A series of FPGA products are presented below.

#### **IODELAY**

See Figure 2-6 for an overview of the IODELAY module. Each I/O of the GW2A series of FPGA products has an IODELAY module, providing a total of 128(0~127) steps of delay, with one step of delay time being about 18ps.

Figure 2-6 IODELAY Diagram



There are two ways to control the delay:

- Static control.
- Dynamic control: can be used with the IEM module to adjust the dynamic sampling window. Please note the IODELAY module cannot be used for both input and output at the same time.

#### I/O Register

See Figure 2-7 for the I/O register in the GW2A series of FPGA products. Each I/O provides one input register (IREG), one output register (OREG), and one tristate register (TRIREG).

Figure 2-7 I/O Register Diagram



#### Note!

- CE can be programmed as either active low (0: enable) or active high (1: enable).
- CLK can be programmed as either rising edge triggering or falling edge triggering.
- SR can be programmed as either synchronous/asynchronous SET/RESET or disabled.
- The register can be programmed as a register or a latch.

DS102-2.7.1E 13(44)

#### **IEM**

The IEM(Input Edge Monitor) module is used to sample data edges and is used in generic DDR mode, as shown in Figure 2-8.

Figure 2-8 IEM Diagram



#### Deserializer(DES) and Clock Domain Transfer

This series of FPGA products provide a simple deserializer(DES) for input I/O logic to support advanced I/O protocols. The clock domain transfer module of the input clock in DES provides the ability to safely switch the external sampling clock(strobe) to the internal continuous running clock. There are multiple registers used for data sampling.

The clock domain transfer module offers the following functions:

- The internal continuous clock is used instead of the discontinuous DQS for data sampling. This feature applies to the DDR memory interface.
- For the DDR3 memory interface standard, align the data after readleveling.
- In generic DDR mode, when DQS.RCLK is used for sampling, the clock domain transfer module also needs to be used.

Each DQS provides WADDR and RADDR signals for the clock domain transfer module in the same group.

#### **SER**

This series of FPGA products provide a simple serializer(SER) for output I/O logic to support advanced I/O protocols.

## 2.3.3 I/O Logic Modes

The I/O Logic of the GW2A series of FPGA products supports several operation modes. In each operation mode, the I/O (or I/O differential pair) can be configured as output, input, INOUT or tristate output (output signal with tristate control).

## 2.4 Block SRAM

#### 2.4.1 Introduction

The GW2A series of FPGA products provide abundant block SRAM resources. These memory resources are distributed as blocks throughout

DS102-2.7.1E 14(44)

the FPGA array in the form of rows. Therefore, they are called block static random access memories (BSRAMs). Each BSRAM block occupies 3 CFU locations. The capacity of each BSRAM can be up to 18,432 bits (18Kbits). There are five operation modes: Single Port mode, Dual Port mode, Semi-Dual Port mode, ROM mode, and FIFO mode.

An abundance of BSRAM resources provide a guarantee for the user's high-performance design. The features of BSRAMs include:

- Up to 18,432 bits per BSRAM
- Clock frequency up to 380MHz (230MHz in Read-before-write mode)
- Supports Single Port mode
- Supports Dual Port mode
- Supports Semi-Dual Port mode
- Provides parity bits
- Supports ROM Mode
- Data widths from 1 to 36 bits
- Mixed clock mode
- Mixed data width mode
- Byte Enable function for double-byte and above data
- Normal read and write mode
- Read-before-write mode
- Write-through mode

## 2.4.2 Memory Configuration Modes

BSRAMs in the GW2A series of FPGA products support various data widths, see Table 2-4.

**Table 2-4 Memory Size Configuration** 

| Single Port<br>Mode | Dual Port Mode | Semi-Dual Port<br>Mode | ROM Mode |
|---------------------|----------------|------------------------|----------|
| 16K x 1             | 16K x 1        | 16K x 1                | 16K x 1  |
| 8K x 2              | 8K x 2         | 8K x 2                 | 8K x 2   |
| 4K x 4              | 4K x 4         | 4K x 4                 | 4K x 4   |
| 2K x 8              | 2K x 8         | 2K x 8                 | 2K x 8   |
| 1K x 16             | 1K x 16        | 1K x 16                | 1K x 16  |
| 512 x 32            | -              | 512 x 32               | 512 x 32 |
| 2K x 9              | 2K x 9         | 2K x 9                 | 2K x 9   |
| 1K x 18             | 1K x 18        | 1K x 18                | 1K x 18  |
| 512 x 36            | -              | 512 x 36               | 512 x 36 |

#### Single Port Mode

The single port mode supports 2 read modes (bypass mode and pipeline mode) and 3 write modes (normal mode, write-through mode, and read-before-write mode). In single port mode, writing to or reading from one port at one clock edge is supported. During the write operation, the written data will be transferred to the output of the BSRAM. When the output register is bypassed, the new data will show up at the same write clock rising edge.

DS102-2.7.1E 15(44)

For more information on single port mode, please refer to <u>UG285</u>, <u>Gowin BSRAM & SSRAM User Guide</u>.

#### **Dual Port Mode**

The dual port mode supports 2 read modes (bypass mode and pipeline mode) and 2 write modes (normal mode and write-through mode). The applicable operations are as follows:

- Two independent read operations
- Two independent write operations
- An independent read operation and an independent write operation

#### Note!

It is not recommended to perform simultaneous read access from one port and write access from the other port to the same memory address.

For more information on dual port mode, please refer to <u>UG285</u>, Gowin BSRAM & SSRAM User Guide.

#### Semi-Dual Port Mode

The semi-dual port mode supports 2 read modes (bypass mode and pipeline mode) and 1 write mode (normal mode). Semi-dual port mode supports simultaneous read and write operations in the form of writing to port A and reading from port B.

#### Note

It is not recommended to perform simultaneous read access from one port and write access from the other port to the same memory address.

For more information on semi-dual port mode, please refer to <u>UG285</u>, Gowin BSRAM & SSRAM User Guide.

#### **ROM Mode**

BSRAMs can be configured as ROMs. The ROM can be initialized during the device configuration stage, and the ROM data needs to be provided in the initialization file. Initialization is completed during the device power-on process.

Each BSRAM can be configured as one 16Kbits ROM. For more information on ROM mode, please refer to <u>UG285</u>, <u>Gowin BSRAM & SSRAM User Guide</u>.

## 2.4.3 Mixed Data Width Configuration

The BSRAMs in the GW2A series of FPGA products support mixed data width operations. In dual port and semi-dual port mode, the data widths for read and write can be different, see Table 2-5 and Table 2-6.

Table 2-5 Dual Port Mixed Read/Write Data Width Configuration

| Read    | Write Port |        |        |        |         |        |         |
|---------|------------|--------|--------|--------|---------|--------|---------|
| Port    | 16K x 1    | 8K x 2 | 4K x 4 | 2K x 8 | 1K x 16 | 2K x 9 | 1K x 18 |
| 16K x 1 | *          | *      | *      | *      | *       |        |         |
| 8K x 2  | *          | *      | *      | *      | *       |        |         |

DS102-2.7.1E 16(44)

| 4K x 4  | * | * | * | * | * |   |   |
|---------|---|---|---|---|---|---|---|
| 2K x 8  | * | * | * | * | * |   |   |
| 1K x 16 | * | * | * | * | * |   |   |
| 2K x 9  |   |   |   |   |   | * | * |
| 1K x 18 |   |   |   |   |   | * | * |

#### Note!

Table 2-6Semi-dual Port Mixed Read/Write Data Width Configuration

| Read    | Write Port |        |        |        |         |        |        |         |        |
|---------|------------|--------|--------|--------|---------|--------|--------|---------|--------|
| Port    | 16K x 1    | 8K x 2 | 4K x 4 | 2K x 8 | 1K x 16 | 512x32 | 2K x 9 | 1K x 18 | 512x36 |
| 16K x 1 | *          | *      | *      | *      | *       | *      |        |         |        |
| 8K x 2  | *          | *      | *      | *      | *       | *      |        |         |        |
| 4K x 4  | *          | *      | *      | *      | *       | *      |        |         |        |
| 2K x 8  | *          | *      | *      | *      | *       | *      |        |         |        |
| 1K x 16 | *          | *      | *      | *      | *       | *      |        |         |        |
| 512x32  | *          | *      | *      | *      | *       | *      |        |         |        |
| 2K x 9  |            |        |        |        |         |        | *      | *       | *      |
| 1K x 18 |            |        |        |        |         |        | *      | *       | *      |

#### Note!

## 2.4.4 Parity Bit

There are parity bits in BSRAMs. The 9th bit in each byte can be used as a parity bit to check the correctness of data transmission. It can also be used for data storage.

## 2.4.5 Synchronous Operation

- All the input registers of BSRAMs support synchronous write.
- The output registers can be used as pipeline registers to improve design performance.
- The output registers are bypass-able.

## 2.4.6 BSRAM Operation Modes

The BSRAM supports five different operations, including two read modes (Bypass Mode and Pipeline Mode) and three write modes (Normal Mode, Write-Through Mode, and Read-before-Write Mode).

#### Read Mode

The following two read modes are supported.

#### **PIPELINE MODE**

DS102-2.7.1E 17(44)

<sup>&</sup>quot;\*" denotes the modes supported.

<sup>&</sup>quot;\*" denotes the modes supported.

When a synchronous write cycles into a memory array with pipeline registers enabled, the data can be read from pipeline registers in the next clock cycle. The data bus can be up to 36 bits in this mode.

#### **BYPASS MODE**

When a synchronous write cycles into a memory array with pipeline registers bypassed, the outputs are registered at the memory array.

Figure 2-9 Pipeline Mode in Single Port Mode, Dual Port Mode, and Semi-dual Port Mode



#### Write Mode

#### **NORMAL MODE**

In this mode, when you write data to one port, the output data of this port does not change. The written data will not appear at the read port.

#### WRITE-THROUGH MODE

DS102-2.7.1E 18(44)

In this mode, when you write data to one port, the written data will appear at the output of this port.

#### **READ-BEFORE-WRITE MODE**

In this mode, when you write data to one port, the written data will be stored in the memory according to the address, and the original data in this address will appear at the output of this port.

#### 2.4.7 Clock Mode

Table 2-7 lists the clock modes in different BSRAM modes:

Table 2-7 Clock Modes in Different BSRAM Modes

| Clock Mode                | BSRAM Mode     |                     |                  |  |  |  |
|---------------------------|----------------|---------------------|------------------|--|--|--|
|                           | Dual Port Mode | Semi-Dual Port Mode | Single Port Mode |  |  |  |
| Independent<br>Clock Mode | Yes            | No                  | No               |  |  |  |
| Read/Write Clock<br>Mode  | Yes            | Yes                 | No               |  |  |  |
| Single Port Clock<br>Mode | No             | No                  | Yes              |  |  |  |

#### **Independent Clock Mode**

Figure 2-10 shows the independent clock operation in dual port mode with one clock at each port. CLKA controls all the registers at Port A; CLKB controls all the registers at Port B.

Figure 2-10 Independent Clock Mode



#### Read/Write Clock Mode

Figure 2-11 shows the read/write clock operation in semi-dual port mode with one clock at each port. The write clock (CLKA) controls data inputs, write addresses and read/write enable signals of Port A. The read clock (CLKB) controls data outputs, read addresses, and read enable signals of Port B.

DS102-2.7.1E 19(44)

Figure 2-11 Read/Write Clock Mode



#### Single Port Clock Mode

Figure 2-12 shows the clock operation in single port mode.

Figure 2-12 Single Port Clock Mode



## 2.5 Digital Signal Processing

GW2A devices provide abundant DSP resources. Gowin's DSP solutions can address high-performance digital signal processing needs such as FIR and FFT designs. The DSP resources have the advantages of stable timing performance, high resource utilization, and low power consumption.

The DSP resources offer the following functions:

- Multipliers with three widths: 9-bit, 18-bit, 36-bit
- 54-bit ALU
- Multipliers cascading to support wider data widths
- Barrel shifters
- Adaptive filtering through signal feedback
- Computing with options to round to a positive number or a prime number
- Supports pipeline mode and bypass mode.

#### 2.5.1 Macro

The DSP blocks are distributed throughout the FPGA array in the form of rows. Each DSP block occupies 9 CFU locations. Each DSP block contains two macros, and each macro contains two pre-adders, two 18 x

DS102-2.7.1E 20(44)

18 bit multipliers, and one three-input ALU.

#### Pre-adder

Each DSP macro contains two pre-adders for implementing pre-addition, pre-subtraction, and shifting.

The pre-adders are located at the first stage with two input ports:

- Parallel 18-bit input B or SBI
- Parallel 18-bit input A or SIA
   Each input port supports pipeline mode and bypass mode.
   Gowin's pre-adders can be used independently as function blocks, which support 9-bit and 18-bit width.

#### Multiplier

The multipliers are located after the pre-adders. The multipliers can be configured as  $9 \times 9$ ,  $18 \times 18$ ,  $36 \times 18$ , or  $36 \times 36$ . Register mode and bypass mode are supported in both input and output ports. The configuration modes that a macro supports include:

- One 18 x 36 multiplier
- Two 18 x 18 multipliers
- Four 9 x 9 multipliers

Two macros can form one 36 x 36 multiplier

#### **Arithmetic Logic Unit**

Each DSP macro contains one 54-bit ALU, which can further enhance multipliers' functions. Register mode and bypass mode are supported in both input and output ports. The functions include:

- Addition/subtraction operations of multiplier output data/0, data A, and data B
- Addition/subtraction operations of multiplier output data/0, data B, and carry C
- Addition/subtraction operations of data A, data B, and carry C

## 2.5.2 DSP Operation Modes

Based on the two control signals(ALUSEL[6:0] and ALUMODE[3:0]), the DSP blocks can be configured as different operation modes.

- Multiplier mode
- Multiply accumulator mode
- Multiply-add accumulator mode

For more information on the DSP resources, see <u>UG287</u>, <u>Gowin Digital Signal Processing (DSP) User Guide</u>.

DS102-2.7.1E 21(44)

2 Architecture 2.6 Clocks

### 2.6 Clocks

The clock resources and wiring are critical for high-performance applications in FPGA. The GW2A series of FPGA products provide global clocks (GCLKs) which connect to all the registers directly. In addition, high-speed clocks (HCLKs), PLLs, DQSs, etc. are provided.

I/O Bank0 I/O Bank1 DLL DLL LT RT PLL PLL I/O Bank7 I/O Bank2 PLL PLL **GCLK** MUX I/O Bank3 I/O Bank6 PLL PLL DLL DLL LB RB I/O Bank5 I/O Bank4 I/O Bank DQS HCLK

Figure 2-13 GW2A Clock Resources

#### 2.6.1 Global Clocks

The Global Clock(GCLK) resources are distributed in the device as four quadrants. Each quadrant provides eight GCLKs. The clock sources of GCLKs include dedicated clock input pins and CRUs, and better clock performance can be achieved by using the dedicated clock input pins.

## 2.6.2 High-speed Clocks

The high-speed clocks (HCLKs) can support high-performance data transfer of I/Os and are mainly suitable for source synchronous data

DS102-2.7.1E 22(44)

2 Architecture 2.6 Clocks

transfer protocols, see Figure 2-14.

Figure 2-14 GW2A HCLK Distribution



As shown in Figure 2-14, there is an 8: 1 HCLKMUX module in the middle of the HCLK. HCLKMUX can send the HCLK signal in any bank to any other bank, which makes the use of HCLK more flexible.

The function modules that are available for the HCLK resources include:

- DHCEN: A dynamic enable module for the high-speed clocks. Its function is similar to DQCE. It is used to turn on/off the high-speed clock signal dynamically.
- CLKDIV/ CLKDIV2: A frequency division module for the high-speed clocks. Each Bank has a CLKDIV. It is used to generate a frequencydivided clock with the same phase as the input clock, which is used in the IO logic mode.
- DCS: A dynamic selector for the high-speed clocks.
- DLLDLY: A dynamic delay adjustment module, used for the clock signals input via the dedicated clock pins.

#### 2.6.3 PLLs

The PLL (Phase-locked Loop) is one kind of feedback control circuit. The frequency and phase of the internal oscillator signal are controlled by the external input reference clock.

PLLs in the GW2A series of FPGA products can provide synthesizable clock frequencies. Frequency adjustment (multiplication and division), phase adjustment, and duty cycle adjustment can be achieved by configuring the parameters.

## 2.6.4 DDR Memory Interface Clock Management(DQS)

The DQS module of the GW2A series of FPGA products provides the following features to support the clock requirements of the DDR memory interface:

Receives DQS inputs, sorts out waveforms and shifts 1/4 phase

DS102-2.7.1E 23(44)

2 Architecture 2.7 Long Wires

- Provides read/write pointers for the input buffer
- Provides a data valid signal for internal logic
- Provides DDR output clock signals
- Supports DDR3 write voltage control

The DQS module supports multiple operating modes to meet the needs of different I/O interfaces.

For more information on the GCLKs, HCLKs, and DQSs, see <u>UG286</u>, Gowin Clock User Guide.

## 2.7 Long Wires

As a supplement to the CRU, the GW2A series of FPGA products provide another kind of routing resource - the long wire, which can be used for clock, clock enable, set/reset, or other high fan out signals.

## 2.8 Global Set/Reset

The GW2A series of FPGA products offer a dedicated global set/reset (GSR) network that connects directly to the device's internal logic and can be used as asynchronous/synchronous set or asynchronous/synchronous reset, with the registers in the CFUs and I/Os being able to be configured independently.

## 2.9 Programming & Configuration

The GW2A series of FPGA products support SRAM configuration, and the configuration data needs to be re-downloaded upon each power-up. Of course, you can also save the configuration data in an external Flash. After power-up, the GW2A device loads the configuration data from the external Flash to the SRAM.

Besides JTAG, the GW2A series of FPGA products also support GOWINSEMI's own GowinCONFIG configuration modes: SSPI, MSPI, CPU, SERIAL. For more, please refer to <u>UG290, Gowin FPGA Products Programming and Configuration User Guide</u>.

DS102-2.7.1E 24(44)

2 Architecture 2.10 On-chip Oscillator

## 2.10 On-chip Oscillator

The GW2A series of FPGA products have an embedded programmable on-chip clock oscillator that provides a clock source for the MSPI configuration mode. See Table 2-8 for the output frequencies. The on-chip oscillator also provides a clock resource for user designs. Up to 64 clock frequencies can be obtained by setting the parameters. The following formula is used to get the output clock frequency:

fout=250MHz/Param.

Note!

"Param" should be even numbers from 2 to 128.

Table 2-8 Output Frequency Options of the On-chip Oscillator

| Mode | Frequency           | Mode | Frequency | Mode | Frequency           |
|------|---------------------|------|-----------|------|---------------------|
| 0    | 2.5MHz <sup>1</sup> | 8    | 7.8MHz    | 16   | 15.6MHz             |
| 1    | 5.4MHz              | 9    | 8.3MHz    | 17   | 17.9MHz             |
| 2    | 5.7MHz              | 10   | 8.9MHz    | 18   | 21MHz               |
| 3    | 6.0MHz              | 11   | 9.6MHz    | 19   | 25MHz               |
| 4    | 6.3MHz              | 12   | 10.4MHz   | 20   | 31.3MHz             |
| 5    | 6.6MHz              | 13   | 11.4MHz   | 21   | 41.7MHz             |
| 6    | 6.9MHz              | 14   | 12.5MHz   | 22   | 62.5MHz             |
| 7    | 7.4MHz              | 15   | 13.9MHz   | 23   | 125MHz <sup>2</sup> |

#### Note!

- [1] The default frequency is 2.5MHz.
- [2] 125MHz is not suitable for the MSPI configuration mode.

DS102-2.7.1E 25(44)

# 3 AC/DC Characteristics

#### Note!

Please ensure that you use Gowin's devices within the recommended operating conditions and ranges. Data beyond the working conditions and ranges are for reference only. Gowin does not guarantee that all devices will operate normally beyond the operating conditions and ranges.

## 3.1 Operating Conditions

## 3.1.1 Absolute Max. Ratings

**Table 3-1 Absolute Max. Ratings** 

| Name                 | Description                        | Min.  | Max.   |
|----------------------|------------------------------------|-------|--------|
| Vcc                  | Core voltage                       | -0.5V | 1.1V   |
| VCCPLL               | PLL Voltage                        | -0.5V | 1.1V   |
| Vccio                | I/O Bank voltage                   | -0.5V | 3.75V  |
| -                    | I/O Voltage Applied <sup>[1]</sup> | -0.5V | 3.75V  |
| Vccx                 | Auxiliary voltage                  | -0.5V | 3.75V  |
| Storage Temperature  | Storage Temperature                | -65°C | +150°C |
| Junction Temperature | Junction Temperature               | -40°C | +125°C |

#### Note!

[1] Overshoot and undershoot of -2V to (V<sub>IHMAX</sub> + 2)V are allowed for a duration of <20 ns.

## 3.1.2 Recommended Operating Conditions

**Table 3-2 Recommended Operating Conditions** 

| Name     | Description       | Min.  | Max.  |
|----------|-------------------|-------|-------|
| Vcc      | Core voltage      | 0.95V | 1.05V |
| VCCPLLLx | Left PLL Voltage  | 0.95V | 1.05V |
| VCCPLLRx | Right PLL Voltage | 0.95V | 1.05V |
| Vccio    | I/O Bank voltage  | 1.14V | 3.6V  |
| Vccx     | Auxiliary voltage | 2.7V  | 3.6V  |

DS102-2.7.1E 26(44)

| Name  | Description                                 | Min.  | Max.   |
|-------|---------------------------------------------|-------|--------|
| Тлсом | Junction temperature (commercial operation) | 0℃    | +85°C  |
| TJIND | Junction temperature (industrial operation) | -40°C | +100°C |

#### Note!

For more information on the power supplies, please refer to  $\underline{\sf UG110}$ ,  $\underline{\sf GW2A-18}$  Pinout and  $\underline{\sf UG113}$ ,  $\underline{\sf GW2A-55}$  Pinout .

## 3.1.3 Power Supply Ramp Rates

**Table 3-3 Power Supply Ramp Rates** 

| Name               | Description                                | Min.      | Тур. | Max.     |
|--------------------|--------------------------------------------|-----------|------|----------|
| Vcc Ramp           | Power supply ramp rates for Vcc            | 0.1mV/µs  | -    | 10mV/μs  |
| Vccio/Vccx<br>Ramp | Power supply ramp rates for Vccio and Vccx | 0.01mV/µs | -    | 100mV/μs |

#### Note!

- A monotonic ramp is required for all power supplies.
- All power supplies need to be in the operating range as defined in Table 4-2 before configuration. Power supplies that are not in the operating range need to be adjusted to a faster ramp rate, or you have to delay configuration.

## 3.1.4 Hot Socketing Specifications

**Table 3-4 Hot Socketing Specifications** 

| Name            | Description                  | Condition                                 | I/O Type            | Max.  |
|-----------------|------------------------------|-------------------------------------------|---------------------|-------|
| I <sub>HS</sub> | Input or I/O leakage current | 0 <v<sub>IN<v<sub>IH(MAX)</v<sub></v<sub> | I/O                 | 150uA |
| I <sub>HS</sub> | Input or I/O leakage current | 0 <v<sub>IN<v<sub>IH(MAX)</v<sub></v<sub> | TDI,TDO,<br>TMS,TCK | 120uA |

DS102-2.7.1E 27(44)

3 AC/DC Characteristics 3.2 ESD performance

## 3.1.5 POR Specifications

**Table 3-5 POR Parameters** 

| Name          | Description                         | Device  | Name  | Value |
|---------------|-------------------------------------|---------|-------|-------|
| VPOR_UP       | Power on reset ramp up trip point   | GW2A-18 | Vcc   | V8.0  |
|               |                                     |         | Vccx  | 2.45V |
|               |                                     |         | Vccio | 0.9V  |
|               |                                     | GW2A-55 | Vcc   | V8.0  |
|               |                                     |         | Vccx  | 2.45V |
|               |                                     |         | Vccio | 0.9V  |
| Vpor_dow<br>N | Power on reset ramp down trip point | GW2A-18 | Vcc   | 0.7V  |
|               |                                     |         | Vccx  | 2.2V  |
|               |                                     |         | Vccio | 0.6V  |
|               |                                     | GW2A-55 | Vcc   | 0.7V  |
|               |                                     |         | Vccx  | 2.2V  |
|               |                                     |         | Vccio | 0.65V |

## 3.2 ESD performance

Table 3-6 GW2A ESD - HBM

| Device  | GW2A-18    | GW2A-55    |
|---------|------------|------------|
| QN88    | HBM>1,000V | -          |
| EQ144   | HBM>1,000V | -          |
| MG196   | HBM>1,000V | -          |
| PG256   | HBM>1,000V | -          |
| PG256S  | HBM>1,000V | -          |
| PG256SF | HBM>1,000V | -          |
| PG256C  | HBM>1,000V | -          |
| PG256CF | HBM>1,000V | -          |
| PG256E  | HBM>1,000V | -          |
| PG484   | HBM>1,000V | HBM>1,000V |
| PG484C  | HBM>1,000V | -          |
| PG1156  | -          | HBM>1,000V |
| UG324   | HBM>1,000V | HBM>1,000V |
| UG324D  | -          | HBM>1,000V |
| UG324F  | -          | HBM>1,000V |
| UG484   | HBM>1,000V | -          |
| UG484S  | -          | HBM>1,000V |
| UG676   | -          | HBM>1,000V |

DS102-2.7.1E 28(44)

Table 3-7 GW2A ESD - CDM

| Device  | GW2A-18  | GW2A-55  |
|---------|----------|----------|
| QN88    | CDM>500V | -        |
| EQ144   | CDM>500V | -        |
| MG196   | CDM>500V | -        |
| PG256   | CDM>500V | -        |
| PG256S  | CDM>500V | -        |
| PG256SF | CDM>500V | -        |
| PG256C  | CDM>500V | -        |
| PG256CF | CDM>500V | -        |
| PG256E  | CDM>500V | -        |
| PG484   | CDM>500V | CDM>500V |
| PG484C  | CDM>500V | -        |
| PG1156  | -        | CDM>500V |
| UG324   | CDM>500V | CDM>500V |
| UG324D  | -        | CDM>500V |
| UG324F  | -        | CDM>500V |
| UG484   | CDM>500V | -        |
| UG484S  | -        | CDM>500V |
| UG676   | -        | CDM>500V |

## 3.3 DC Characteristics

## 3.3.1 DC Electrical Characteristics over Recommended Operating Conditions

Table 3-8 DC Electrical Characteristics over Recommended Operating Conditions

| Name                                              | Description                        | Condition                                                                      | Min.  | Тур. | Max.   |
|---------------------------------------------------|------------------------------------|--------------------------------------------------------------------------------|-------|------|--------|
| In Inc                                            | Input or I/O leakage               | V <sub>CCIO</sub> <v<sub>IN<v<sub>IH(MAX)</v<sub></v<sub>                      | -     | -    | 210µA  |
| I <sub>IL</sub> ,I <sub>IH</sub> Input or I/O lea | input of I/O leakage               | 0V <vin<vccio< td=""><td>-</td><td>-</td><td>10µA</td></vin<vccio<>            | -     | -    | 10µA   |
| lpu                                               | I/O Active Pull-up<br>Current      | 0 <vin<0.7vccio< td=""><td>-30µA</td><td>-</td><td>-150µA</td></vin<0.7vccio<> | -30µA | -    | -150µA |
| l <sub>PD</sub>                                   | I/O Active Pull-down<br>Current    | VIL(MAX) <vin<vccio< td=""><td>30µA</td><td>-</td><td>150µA</td></vin<vccio<>  | 30µA  | -    | 150µA  |
| Івньѕ                                             | Bus Hold Low<br>Sustaining Current | V <sub>IN</sub> =V <sub>IL</sub> (MAX)                                         | 30µA  | -    | -      |

DS102-2.7.1E 29(44)

| Name              | Description                         | Condition                                                  | Min.     | Тур.  | Max.                  |
|-------------------|-------------------------------------|------------------------------------------------------------|----------|-------|-----------------------|
| Івннѕ             | Bus Hold High<br>Sustaining Current | V <sub>IN</sub> =0.7V <sub>CCIO</sub>                      | -30µA    | -     | -                     |
| I <sub>BHLO</sub> | Bus Hold Low<br>Overdrive Current   | 0≤V <sub>IN</sub> ≤V <sub>CCIO</sub>                       | -        | -     | 150μΑ                 |
| Івнно             | Bus Hold High<br>Overdrive Current  | 0≤Vin≤Vccio                                                | -        | -     | -150µA                |
| V <sub>ВНТ</sub>  | Bus Hold Trip Points                | -                                                          | VIL(MAX) | -     | V <sub>IH</sub> (MIN) |
| C1                | I/O Capacitance                     | -                                                          | -        | 5pF   | 8pF                   |
|                   |                                     | V <sub>CCIO</sub> =3.3V, Hysteresis=L2H <sup>[1],[2]</sup> | -        | 240mV | -                     |
|                   |                                     | V <sub>CCIO</sub> =2.5V, Hysteresis=L2H                    | -        | 140mV | -                     |
|                   |                                     | V <sub>CCIO</sub> =1.8V, Hysteresis=L2H                    | -        | 65mV  | -                     |
|                   |                                     | V <sub>CCIO</sub> =1.5V, Hysteresis=L2H                    | -        | 30mV  | -                     |
|                   |                                     | V <sub>CCIO</sub> =3.3V, Hysteresis=H2L <sup>[1],[2]</sup> | -        | 200mV | -                     |
| VHYST             | Hysteresis for<br>Schmitt Trigger   | V <sub>CCIO</sub> =2.5V, Hysteresis=H2L                    | -        | 130mV | -                     |
| VHYSI             | inputs                              | V <sub>CCIO</sub> =1.8V, Hysteresis=H2L                    | -        | 60mV  | -                     |
|                   | ·                                   | V <sub>CCIO</sub> =1.5V, Hysteresis=H2L                    | -        | 40mV  | -                     |
|                   |                                     | V <sub>CCIO</sub> =3.3V,Hysteresis=HIGH <sup>[1],[2]</sup> | -        | 440mV | -                     |
|                   |                                     | V <sub>CCIO</sub> =2.5V,Hysteresis=HIGH                    | -        | 270mV | -                     |
|                   |                                     | V <sub>CCIO</sub> =1.8V,Hysteresis=HIGH                    | -        | 125mV | -                     |
|                   |                                     | V <sub>CCIO</sub> =1.5V,Hysteresis=HIGH                    | -        | 70mV  | -                     |

#### Note!

- [1] Hysteresis="NONE", "L2H", "H2L", "HIGH" indicates the Hysteresis options that can be set when setting I/O Constraints in the FloorPlanner tool of Gowin EDA, for more details, see SUG935, Gowin Design Physical Constraints User Guide.
- [2] Enabling the L2H (low to high) option means raising V<sub>IH</sub> by V<sub>HYST</sub>; enabling the H2L (high to low) option means lowering V<sub>IL</sub> by V<sub>HYST</sub>; enabling the HIGH option means enabling both L2H and H2L options, i.e. V<sub>HYST</sub>(HIGH) = V<sub>HYST</sub>(L2H) + V<sub>HYST</sub>(H2L). The diagram is shown below.



DS102-2.7.1E 30(44)

#### 3.3.2 Static Current

**Table 3-9 Static Current** 

| Name  | Description                             | Device  | Тур.  |
|-------|-----------------------------------------|---------|-------|
| Icc   | \\\ - \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | GW2A-55 | 150mA |
|       | Vcc current(Vcc=1V)                     | GW2A-18 | 70mA  |
| Lanu  | Vccx current(Vccx=3.3V)                 | GW2A-55 | 35mA  |
| Iccx  |                                         | GW2A-18 | 15mA  |
| Lanca | Vccio current (Vccio=3.3V)              | GW2A-55 | <2mA  |
| Iccio |                                         | GW2A-18 | <2mA  |

#### Note!

Test conditions:  $V_{CC}$  =1V, room temperature, speed grade C8/I7.

## 3.3.3 Recommended I/O Operating Conditions

Table 3-10 Recommended I/O Operating Conditions

| Name                   | Vccio (V) | for Output |       | V <sub>REF</sub> (V) for | V <sub>REF</sub> (V) for Input |       |  |
|------------------------|-----------|------------|-------|--------------------------|--------------------------------|-------|--|
| Name                   | Min.      | Тур.       | Max.  | Min.                     | Тур.                           | Max.  |  |
| LVTTL33                | 3.135     | 3.3        | 3.6   | -                        | -                              | -     |  |
| LVCMOS33               | 3.135     | 3.3        | 3.6   | -                        | -                              | -     |  |
| LVCMOS25               | 2.375     | 2.5        | 2.625 | -                        | -                              | -     |  |
| LVCMOS18               | 1.71      | 1.8        | 1.89  | -                        | -                              | -     |  |
| LVCMOS15               | 1.425     | 1.5        | 1.575 | -                        | -                              | -     |  |
| LVCMOS12               | 1.14      | 1.2        | 1.26  | -                        | -                              | -     |  |
| SSTL15                 | 1.425     | 1.5        | 1.575 | 0.68                     | 0.75                           | 0.9   |  |
| SSTL18_I               | 1.71      | 1.8        | 1.89  | 0.833                    | 0.9                            | 0.969 |  |
| SSTL18_II              | 1.71      | 1.8        | 1.89  | 0.833                    | 0.9                            | 0.969 |  |
| SSTL25_I               | 2.375     | 2.5        | 2.645 | 1.15                     | 1.25                           | 1.35  |  |
| SSTL25_II              | 2.375     | 2.5        | 2.645 | 1.15                     | 1.25                           | 1.35  |  |
| SSTL33_I               | 3.135     | 3.3        | 3.6   | 1.3                      | 1.5                            | 1.7   |  |
| SSTL33_II              | 3.135     | 3.3        | 3.6   | 1.3                      | 1.5                            | 1.7   |  |
| HSTL18_I               | 1.71      | 1.8        | 1.89  | 0.816                    | 0.9                            | 1.08  |  |
| HSTL18_II              | 1.71      | 1.8        | 1.89  | 0.816                    | 0.9                            | 1.08  |  |
| HSTL15                 | 1.425     | 1.5        | 1.575 | 0.68                     | 0.75                           | 0.9   |  |
| PCI33                  | 3.135     | 3.3        | 3.6   | -                        | -                              | -     |  |
| LVPECL33E              | 3.135     | 3.3        | 3.6   | -                        | -                              | -     |  |
| MLVDS25E               | 2.375     | 2.5        | 2.625 | -                        | -                              | -     |  |
| BLVDS25E               | 2.375     | 2.5        | 2.625 | -                        | -                              | -     |  |
| RSDS25E                | 2.375     | 2.5        | 2.625 | -                        | -                              | -     |  |
| LVDS25E <sup>[1]</sup> | 2.375     | 2.5        | 2.625 | -                        | -                              | -     |  |
| SSTL15D                | 1.425     | 1.5        | 1.575 | -                        | -                              | -     |  |

DS102-2.7.1E 31(44)

| Name       | Vccio (V) f | or Output |       | V <sub>REF</sub> (V) for Input |      |      |  |
|------------|-------------|-----------|-------|--------------------------------|------|------|--|
| ivame      | Min.        | Тур.      | Max.  | Min.                           | Тур. | Max. |  |
| SSTL18D_I  | 1.71        | 1.8       | 1.89  | -                              | -    | -    |  |
| SSTL18D_II | 1.71        | 1.8       | 1.89  | -                              | -    | -    |  |
| SSTL25D_I  | 2.375       | 2.5       | 2.625 | -                              | -    | -    |  |
| SSTL25D_II | 2.375       | 2.5       | 2.625 | -                              | -    | -    |  |
| SSTL33D_I  | 3.135       | 3.3       | 3.6   | -                              | -    | -    |  |
| SSTL33D_II | 3.135       | 3.3       | 3.6   | -                              | -    | -    |  |
| HSTL15D    | 1.425       | 1.575     | 1.89  | -                              | -    | -    |  |
| HSTL18D_I  | 1.71        | 1.8       | 1.89  | -                              | -    | -    |  |
| HSTL18D_II | 1.71        | 1.8       | 1.89  | -                              | -    | -    |  |

#### Note!

[1]  $V_{\text{CCIO}}$  of banks using True LVDS is recommended to be set to 2.5V.

## 3.3.4 Single-ended I/O DC Characteristics

Table 3-11 Single-ended I/O DC Characteristics

| N        | VIL   |                          | ViH                      |      | VoL             | Vон                     | loL <sup>[1]</sup> | Iон <sup>[1]</sup> |
|----------|-------|--------------------------|--------------------------|------|-----------------|-------------------------|--------------------|--------------------|
| Name     | Min   | Max                      | Min                      | Max  | (Max)           | (Min)                   | (mA)               | (mA)               |
|          |       |                          |                          |      |                 |                         | 4                  | -4                 |
| LVCMOS33 |       |                          |                          |      | 0.4V            | Vccio-0.4V              | 8                  | -8                 |
| LVTTL33  | -0.3V | 0.8V                     | 2.0V                     | 3.6V | 0.47            | VCCIO-U.4V              | 12                 | -12                |
| LVIILSS  |       |                          |                          |      |                 |                         | 16                 | -16                |
|          |       |                          |                          |      |                 |                         | 24                 | -24                |
|          |       |                          |                          |      | 0.2V            | Vccio-0.2V              | 0.1                | -0.1               |
|          |       |                          |                          |      | 0.4V Vccio-0.4V | 4                       | -4                 |                    |
|          |       | 0.7V                     | 1.7V                     | 3.6V |                 |                         | 8                  | -8                 |
| LVCMOS25 | -0.3V |                          |                          |      |                 |                         | 12                 | -12                |
|          |       |                          |                          |      |                 |                         | 16                 | -16                |
|          |       |                          |                          |      | 0.2V            | Vccio-0.2V              | 0.1                | -0.1               |
|          |       |                          |                          |      |                 |                         | 4                  | -4                 |
|          |       |                          |                          |      | 0.4V            | Vccio-0.4V              | 8                  | -8                 |
| LVCMOS18 | -0.3V | 0.35 x Vccio             | 0.65 x Vccio             | 3.6V |                 |                         | 12                 | -12                |
|          |       |                          |                          |      | 0.2V            | Vccio-0.2V              | 0.1                | -0.1               |
|          |       |                          |                          |      | 0.4V            | \/ 0 4\/                | 4                  | -4                 |
| LVCMOS15 | -0.3V | 0.35 x V <sub>CCIO</sub> | 0.65 x V <sub>CCIO</sub> | 3.6V | 0.47            | Vccio-0.4V              | 8                  | -8                 |
|          |       |                          |                          |      | 0.2V            | Vccio-0.2V              | 0.1                | -0.1               |
|          | 2.00  | 0.41/                    | \/ 0.4\/                 | 2    | -2              |                         |                    |                    |
| LVCMOS12 | -0.3V | 3V 0.35 x Vccio          | 0.65 x Vccio             | 3.6V | 0.4V            | V <sub>CCIO</sub> -0.4V | 4                  | -4                 |
|          |       |                          |                          |      | 0.2V            | V <sub>CCIO</sub> -0.2V | 0.1                | -0.1               |

DS102-2.7.1E 32(44)

| N.        | VIL   |                          | V <sub>IH</sub>              |      | V <sub>OL</sub> | V <sub>OH</sub>              | I <sub>OL</sub> [1] | I <sub>OH</sub> <sup>[1]</sup> |
|-----------|-------|--------------------------|------------------------------|------|-----------------|------------------------------|---------------------|--------------------------------|
| Name      | Min   | Max                      | Min                          | Max  | (Max)           | (Min)                        | (mA)                | (mA)                           |
| PCl33     | -0.3V | 0.3 x V <sub>CCIO</sub>  | 0.5 x V <sub>CCIO</sub>      | 3.6V | 0.1 x<br>Vccio  | 0.9 x V <sub>CCIO</sub>      | 1.5                 | -0.5                           |
| SSTL33_I  | -0.3V | V <sub>REF</sub> -0.2V   | V <sub>REF</sub> +0.2V       | 3.6V | 0.7             | V <sub>CCIO</sub> -1.1V      | 8                   | -8                             |
| SSTL25_I  | -0.3V | V <sub>REF</sub> -0.18V  | V <sub>REF</sub> +0.18V      | 3.6V | 0.54V           | V <sub>CCIO</sub> -<br>0.62V | 8                   | -8                             |
| SSTL25_II | -0.3V | V <sub>REF</sub> -0.18V  | V <sub>REF</sub> +0.18V      | 3.6V | NA              | NA                           | NA                  | NA                             |
| SSTL18_II | -0.3V | V <sub>REF</sub> -0.125V | V <sub>REF</sub> +0.125<br>V | 3.6V | NA              | NA                           | NA                  | NA                             |
| SSTL18_I  | -0.3V | V <sub>REF</sub> -0.125V | V <sub>REF</sub> +0.125<br>V | 3.6V | 0.40V           | V <sub>CCIO</sub> -<br>0.40V | 8                   | -8                             |
| SSTL15    | -0.3V | V <sub>REF</sub> -0.1V   | V <sub>REF</sub> + 0.1V      | 3.6V | 0.40V           | V <sub>CCIO</sub> -<br>0.40V | 8                   | -8                             |
| HSTL18_I  | -0.3V | V <sub>REF</sub> -0.1V   | V <sub>REF</sub> + 0.1V      | 3.6V | 0.40V           | V <sub>CCIO</sub> -<br>0.40V | 8                   | -8                             |
| HSTL18_II | -0.3V | V <sub>REF</sub> -0.1V   | V <sub>REF</sub> + 0.1V      | 3.6V | NA              | NA                           | NA                  | NA                             |
| HSTL15_I  | -0.3V | V <sub>REF</sub> -0.1V   | V <sub>REF</sub> + 0.1V      | 3.6V | 0.40V           | V <sub>CCIO</sub> -<br>0.40V | 8                   | -8                             |
| HSTL15_II | -0.3V | V <sub>REF</sub> -0.1V   | V <sub>REF</sub> + 0.1V      | 3.6V | NA              | NA                           | NA                  | NA                             |

#### Note!

[1] The total DC current limit(sourced and sunk current) of all IOs in the same bank: the total DC current of all IOs in the same bank shall not be greater than n\*8mA, where n represents the number of IOs bonded out from a bank.

## 3.3.5 Differential I/O DC Characteristics

Table 3-12 Differential I/O DC Characteristics

#### **LVDS**

| Name             | Description                                                | Test conditions                                               | Min.  | Тур. | Max.  | Unit |
|------------------|------------------------------------------------------------|---------------------------------------------------------------|-------|------|-------|------|
| VINA, VINB       | Input Voltage                                              | -                                                             | 0     | -    | 2.4   | V    |
| Vсм              | Input Common Mode<br>Voltage                               | -                                                             | 0.05  | -    | 2.35  | V    |
| V <sub>THD</sub> | Differential Input Threshold                               | Minimum Input<br>Swing                                        | ±100  | -    | ±600  | mV   |
| I <sub>IN</sub>  | Input Current                                              | Power On or Power<br>Off                                      | -     | -    | ±10   | μΑ   |
| Vон              | Output High Voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100Ω                                         | -     | -    | 1.6   | V    |
| VoL              | Output Low Voltage for Vopor Vom                           | R <sub>T</sub> = 100Ω                                         | 0.9   | -    | -     | V    |
| V <sub>OD</sub>  | Output Voltage Differential                                | (V <sub>OP</sub> - V <sub>OM</sub> ),<br>R <sub>T</sub> =100Ω | 250   | 350  | 450   | mV   |
| ΔV <sub>OD</sub> | Change in V <sub>OD</sub> Between<br>High and Low          | -                                                             | -     | -    | 50    | mV   |
| Vos              | Output Voltage Offset                                      | $(V_{OP} + V_{OM})/2$ ,<br>R <sub>T</sub> =100 $\Omega$       | 1.125 | 1.2  | 1.375 | V    |

DS102-2.7.1E 33(44)

| Name             | Description                                       | Test conditions                              | Min. | Тур. | Max. | Unit |
|------------------|---------------------------------------------------|----------------------------------------------|------|------|------|------|
| ΔV <sub>OS</sub> | Change in V <sub>os</sub> Between<br>High and Low | -                                            | -    | -    | 50   | mV   |
| Is               | Short-circuit current                             | V <sub>OD</sub> = 0V output<br>short-circuit | -    | -    | 15   | mA   |

## 3.4 Switching Characteristics

## 3.4.1 CFU Switching Characteristics

**Table 3-13 CFU Timing Parameters** 

| Device  | Name                  | Description                  | C8/I7 |      | C7/I6 |      | Unit  |
|---------|-----------------------|------------------------------|-------|------|-------|------|-------|
| Device  | INAITIE               | Description                  | Min   | Max  | Min   | Max  | Offic |
|         | tLUT4_CFU             | LUT4 delay                   | 0.31  | 0.46 | 0.39  | 0.58 | ns    |
| GW2A-18 | tsr_cfu               | Set/Reset to Register output | 1.10  | 1.15 | 1.37  | 1.44 | ns    |
|         | tco_cfu               | Clock to Register output     | 0.20  | 0.23 | 0.25  | 0.29 | ns    |
|         | t <sub>LUT4_CFU</sub> | LUT4 delay                   | 0.31  | 0.46 | 0.39  | 0.58 | ns    |
| GW2A-55 | tsr_cfu               | Set/Reset to Register output | 1.10  | 1.15 | 1.37  | 1.44 | ns    |
|         | t <sub>CO_CFU</sub>   | Clock to Register output     | 0.20  | 0.23 | 0.25  | 0.29 | ns    |

DS102-2.7.1E 34(44)

#### 3.4.2 BSRAM Switching Characteristics

**Table 3-14 BSRAM Timing Parameters** 

| Device         | Name        | Description                            | C8/I7 |      | C7/I6 |      | Unit  |
|----------------|-------------|----------------------------------------|-------|------|-------|------|-------|
| Device Ivallie | INAITIE     |                                        | Min   | Max  | Min   | Max  | Offic |
| GW2A-18        | tCOAD_BSRAM | Clock to output from read address/data | 2.26  | 2.26 | 2.83  | 2.83 | ns    |
|                | tcoor_bsram | Clock to output from output register   | 0.31  | 0.31 | 0.38  | 0.38 | ns    |
| GW2A-55        | tCOAD_BSRAM | Clock to output from read address/data | 2.26  | 2.26 | 2.83  | 2.83 | ns    |
|                | tcoor_bsram | Clock to output from output register   | 0.31  | 0.31 | 0.38  | 0.38 | ns    |

## 3.4.3 DSP Switching Characteristics

**Table 3-15 DSP Timing Parameters** 

| Device                                    | Name [    | Description                            | C8/I7 |      | C7/I6 |      | Unit  |
|-------------------------------------------|-----------|----------------------------------------|-------|------|-------|------|-------|
| Device                                    |           | Description                            | Min   | Max  | Min   | Max  | Offic |
| GW2A- 18  tcoir_dsp  tcopr_dsp  tcoor_dsp | tcoir_dsp | Clock to output from input register    | 0.24  | 0.25 | 0.30  | 0.32 | ns    |
|                                           | tcopr_dsp | Clock to output from pipeline register | 0.07  | 0.08 | 0.09  | 0.10 | ns    |
|                                           | tcoor_dsp | Clock to output from output register   | 0.04  | 0.04 | 0.05  | 0.05 | ns    |
| GW2A-<br>55                               | tcoir_dsp | Clock to output from input register    | 0.24  | 0.25 | 0.30  | 0.32 | ns    |
|                                           | tcopr_dsp | Clock to output from pipeline register | 0.07  | 0.08 | 0.09  | 0.10 | ns    |
|                                           | tcoor_dsp | Clock to output from output register   | 0.04  | 0.04 | 0.05  | 0.05 | ns    |

## 3.4.4 Gearbox Switching Characteristics

**Table 3-16 Gearbox Timing Parameters** 

TBD

## 3.4.5 Clock and I/O Switching Characteristics

**Table 3-17 External Switching Characteristics** 

| Device  | Name D                              | Description                     | C8/I7 |      | C7/I6 |      | Unit  |
|---------|-------------------------------------|---------------------------------|-------|------|-------|------|-------|
| Device  |                                     |                                 | Min   | Max  | Min   | Max  | Utill |
| GW2A-18 | Pin-LUT-Pin<br>Delay <sup>[1]</sup> | Pin(IOxA) to<br>Pin(IOxB) delay | ı     | 3.83 | ı     | 4.59 | ns    |
|         | THCLKdly                            | HCLK tree delay                 | 1     | 0.82 | -     | 0.98 | ns    |
|         | T <sub>GCLKdly</sub>                | GCLK tree delay                 | -     | 1.77 | -     | 2.12 | ns    |
| GW2A-55 | Pin-LUT-Pin<br>Delay <sup>[1]</sup> | Pin(IOxA) to<br>Pin(IOxB) delay | -     | 3.83 | -     | 4.59 | ns    |
|         | THCLKdly                            | HCLK tree delay                 | 1     | 1.32 | 1     | 1.48 | ns    |
|         | T <sub>GCLKdly</sub>                | GCLK tree delay                 | -     | 2.27 | -     | 2.62 | ns    |

DS102-2.7.1E 35(44)

#### Note!

[1] Test conditions: Vccio=3.3V, Vccx=3.3V, LVCMOS33, 8mA, 15pF load.

Table 3-18 I/O Register Parameters Using Dedicated GCLK Input through GCLK Tree without PLL

| Device                      | Name               | Description                                                                                   | C8/I7 |     | C7/I6 |     | Unit  |
|-----------------------------|--------------------|-----------------------------------------------------------------------------------------------|-------|-----|-------|-----|-------|
| Device Ivallie              |                    | Description                                                                                   | Min   | Max | Min   | Max | Offic |
|                             | T <sub>SU</sub>    | clock to data<br>setup( using GPIO<br>input register)                                         | -1    |     | -1.1  | -   | ns    |
|                             | Тн                 | clock to data<br>hold( using GPIO<br>input register)                                          | 2     |     | 2.4   | -   | ns    |
| GW2A-18 T <sub>SU_DEL</sub> |                    | clock to data<br>setup( using GPIO<br>input register, with<br>IODELAY enabled<br>and Tap = 0) | -0.6  |     | -0.7  | -   | ns    |
|                             | T <sub>H_DEL</sub> | clock to data hold( using GPIO input register, with IODELAY enabled and Tap = 0)              | 1.6   |     | 2     | -   | ns    |
| T <sub>su</sub>             |                    | clock to data<br>setup( using GPIO<br>input register)                                         | -1.5  | -   | -1.6  | -   | ns    |
|                             | Тн                 | clock to data<br>hold( using GPIO<br>input register)                                          | 2.5   | -   | 2.9   | -   | ns    |
| GW2A-55                     | Tsu_del            | clock to data<br>setup( using GPIO<br>input register, with<br>IODELAY enabled<br>and Tap = 0) | -1.1  | -   | -1.2  | -   | ns    |
|                             | T <sub>H_DEL</sub> | clock to data hold( using GPIO input register,with IODELAY enabled and Tap = 0)               | 2.1   | -   | 2.5   | -   | ns    |

#### Note!

Test conditions: LVCMOS33, 8mA, 15pF load.

## 3.4.6 On-chip Oscillator Switching Characteristics

**Table 3-19 On-chip Oscillator Switching Characteristics** 

| Name | Description                         | Min.      | Тур.   | Max.      |
|------|-------------------------------------|-----------|--------|-----------|
| form | Output Frequency<br>(0 to+ 85°C)    | 106.25MHz | 125MHz | 143.75MHz |
| †MAX | Output Frequency<br>(-40 to +100°C) | 100MHz    | 125MHz | 150MHz    |

DS102-2.7.1E 36(44)

| Name            | Description                   | Min.     | Тур.      | Max.     |
|-----------------|-------------------------------|----------|-----------|----------|
| t <sub>DT</sub> | Output Clock Duty<br>Cycle    | 43%      | 50%       | 57%      |
| topліт          | Output Clock<br>Period Jitter | 0.01UIPP | 0.012UIPP | 0.02UIPP |

### 3.4.7 PLL Switching Characteristics

**Table 3-20 PLL Switching Characteristics** 

| Device   | Speed Grade  | Name   | Min.       | Max.    |
|----------|--------------|--------|------------|---------|
|          |              | CLKIN  | 3MHZ       | 500MHZ  |
|          | C8/I7, C7/I6 | PFD    | 3MHZ       | 500MHZ  |
|          |              | VCO    | 500MHZ     | 1250MHZ |
| GW2A-18  |              | CLKOUT | 3.90625MHZ | 625MHZ  |
| GVVZA-10 |              | CLKIN  | 3MHZ       | 400MHZ  |
|          | C6/I5        | PFD    | 3MHZ       | 400MHZ  |
|          | C6/15        | VCO    | 400MHZ     | 1000MHZ |
|          |              | CLKOUT | 3.125MHZ   | 500MHZ  |
|          | C8/I7, C7/I6 | CLKIN  | 3MHZ       | 500MHZ  |
|          |              | PFD    | 3MHZ       | 500MHZ  |
|          |              | VCO    | 500MHZ     | 1250MHZ |
| GW2A-55  |              | CLKOUT | 3.90625MHZ | 625MHZ  |
| GW2A-55  |              | CLKIN  | 3MHZ       | 400MHZ  |
|          | C6/I5        | PFD    | 3MHZ       | 400MHZ  |
|          | Cons         | VCO    | 400MHZ     | 1000MHZ |
|          |              | CLKOUT | 3.125MHZ   | 500MHZ  |

## 3.5 Configuration Interface Timing Specification

The GW2A series of FPGA products support multiple GowinCONFIG modes: MSPI, SSPI, SERIAL, CPU. For more information, please refer to UG290, Gowin FPGA Products Programming and Configuration User Guide.

DS102-2.7.1E 37(44)

4 Ordering Information 4.1 Part Naming

# 4 Ordering Information

## 4.1 Part Naming

Figure 4-1 Part Naming - ES



DS102-2.7.1E 38(44)

4 Ordering Information 4.2 Package Markings

**Figure 4-2 Part Naming - Production** 



#### Note!

- For more information about the packages, please refer to 1.2 Product Resources.
- The LittleBee® family devices and Arora family devices of the same speed grade have different speeds.
- Both "C" and "I" are used in Gowin's part name marking for one device. GOWIN devices are screened using industrial standards, so the same device can be used for both industrial (I) and commercial (C) applications. The maximum temperature of the industrial grade is 100°C, and the maximum temperature of the commercial grade is 85°C. Therefore, if the chip meets speed grade 7 in commercial grade applications, its speed grade will be 6 in industrial grade applications.

## 4.2 Package Markings

Gowin's devices have markings on the their surfaces, as shown in Figure 4-3.

DS102-2.7.1E 39(44)

4 Ordering Information 4.2 Package Markings

GOWIN高云 XXXXXXXXX ◀ Part Number<sup>[1]</sup> [3] **XXXXXXXXX** Part Number **►** XXXXXXXXXXXXXXX YYWW Date Code Date Code **►**YYWW LLLLLLLLL Lot Number Lot Number **≯**∟Ш∟ШЦ Part Number<sup>[1]</sup> ▶ GOWIN高云 XXXXXXXXXX ◀ **XXXXXXXXX** Part Number **→** XXXXXXXXXXXXXX Date Code<sup>[2]</sup> **YYWWX** Date Code<sup>[2]</sup> **→**YYWWX Lot Number LLLLLLLL LILLILLIL Lot Number -**→ GOWIN**高云 Part Number<sup>[1]</sup> ➤ XXXXXXXXX Part Number XXXXXXXXX **→** XXXXXXXXXXXXXXXXX **►**YYWWXXXX Date Code -**→**YYWWXXXX Date Code Lot Number -**→**LLLLLLLL **▶** LLLILLLLL Lot Number

Figure 4-3 Package Marking Examples

#### Note!

- [1] The first two lines in the right figure(s) above are both the "Part Number".
- [2] The Date Code followed by an "X" is for X version devices.
- [3] Whether the package marking bears the Gowin Logo or not depends on the package type, package size, and Part Number length. The above figure are only examples of the package markings.

DS102-2.7.1E 40(44)

5 About This Guide 5.1 Purpose

## 5 About This Guide

## 5.1 Purpose

This data sheet describes the features, resources, architecture, AC/DC characteristics, and ordering information of the GW2A series of FPGA products, making it easier to understand and use our devices.

## 5.2 Related Documents

The latest documents are available at www.gowinsemi.com.

- <u>UG290, Gowin FPGA Products Programming and Configuration User</u> Guide
- UG111, GW2A series of FPGA Products Package and Pinout Manual
- UG110, GW2A-18 Pinout
- <u>UG113, GW2A-55 Pinout</u>

DS102-2.7.1E 41(44)

## 5.3 Terminology and Abbreviations

The terminology and abbreviations used in this manual are shown in Table 5-1.

Table 5-1 Terminology and Abbreviations

| Terminology and Abbreviations | Full Name                          |  |  |
|-------------------------------|------------------------------------|--|--|
| ALU                           | Arithmetic Logic Unit              |  |  |
| BSRAM                         | Block Static Random Access Memory  |  |  |
| CFU                           | Configurable Function Unit         |  |  |
| CLS                           | Configurable Logic Section         |  |  |
| CRU                           | Configurable Routing Unit          |  |  |
| DCS                           | Dynamic Clock Selector             |  |  |
| DP                            | True Dual Port 16K BSRAM           |  |  |
| DQCE                          | Dynamic Quadrant Clock Enable      |  |  |
| DSP                           | Digital Signal Processing          |  |  |
| EQ144                         | ELQFP144                           |  |  |
| FPGA                          | Field Programmable Gate Array      |  |  |
| GPIO                          | Gowin Programmable IO              |  |  |
| IOB                           | Input/Output Block                 |  |  |
| LUT4                          | 4-input Look-up Table              |  |  |
| LUT5                          | 5-input Look-up Table              |  |  |
| LUT6                          | 6-input Look-up Table              |  |  |
| LUT7                          | 7-input Look-up Table              |  |  |
| LUT8                          | 8-input Look-up Table              |  |  |
| MG                            | MBGA                               |  |  |
| PG                            | PBGA                               |  |  |
| PLL                           | Phase-locked Loop                  |  |  |
| QN                            | QFN                                |  |  |
| REG                           | Register                           |  |  |
| SDP                           | Semi Dual Port 16K BSRAM           |  |  |
| SP                            | Single Port 16K BSRAM              |  |  |
| SSRAM                         | Shadow Static Random Access Memory |  |  |
| TDM                           | Time Division Multiplexing         |  |  |
| UG                            | UBGA                               |  |  |

DS102-2.7.1E 42(44)

## 5.4 Support and Feedback

Gowin Semiconductor provides customers with comprehensive technical support. If you have any questions, comments, or suggestions, please feel free to contact us directly using the information provided below.

Website: www.gowinsemi.com

E-mail: <a href="mailto:support@gowinsemi.com">support@gowinsemi.com</a>

DS102-2.7.1E 43(44)

